



## SoC Design and Practice

Jungrae Kim (dale40@skku.edu) Semiconductor Systems Engineering

Lab 7: Coverage



#### Recap



- Verification
  - Directed vs. constrained random
  - Coverage-oriented
- Coverage
  - Code coverage
  - Functional coverage



#### Outline



- Code coverage measurement
- Functional coverage measurement





## Code Coverage



## Code Coverage in Verdi







### Login and git update



- \$ git clone https://github.com/2025-Spring-SoC/lab5.git
- \$ cd lab5/DMAC



#### Simulator Options for Code Coverage



- VCS (Synopsys simulator)
  - vcs -cm line+cond+fsm+tgl+branch ...
    - Included in run.compile4cov and run.sim4cov
    - You can simply run run.compile4cov and run.sim4cov
- NCVerilog (Cadence simulator)
  - Ncverilog –coverage <coverage\_types> ...
    - Coverage type
      - B (Block)
      - E (Expression)
      - F (FSM)
      - T (Toggle)
      - U (Functional)
      - A(AII)



#### After Compilation and Simulation



- We have a new <u>directory</u> containing coverage database
  - (default) simv.vdb
  - (in our environment) VDB.vdb
- Reading the coverage database
  - 1) Create a HTML-based report using Synopsys urg \$\underset{urg -dir VDB.vdb}\$
  - 2) Launch Verdi

\$ verdi -cov -covdir VDB.vdb
Or simply type ./run.verdi4cov



### Code Coverage in Verdi



Click + to expand





### Code Coverage in DMAC\_FIFO







#### Excluding Codes from Calculation







#### Recalculate after Exclusion







### Toggle Coverage







#### FSM Coverage







### Condition Coverage







#### Branch Coverage







## Putting Them Together







#### After Excluding TB and Assertions









## Functional Coverage



#### Function Coverage Items



You need to manually create

```
DMAC_TOP_TB.sv (~/ECE4278_class/lab5/DMAC/SIM/TB) - GVIM@taurus
File Edit Tools Syntax Buffers Window Help
// Functional coverage
287
       covergroup apb_cov;
288
           DIR: coverpoint apb_if.pwrite {
               bins READ
290
               bins WRITE
291
292
           ADDR: coverpoint apb_if.paddr
293
               bins DMA VER
                                   = { 'h0};
294
                                  = {['h4:'hFC]};
               ignore_bins RSVD1
295
               bins DMA_SRC
                                   = { 'h100};
296
               bins DMA DST
                                   = { 'h104};
297
               bins DMA_LEN
                                   = {'h108};
                                   = {'h10c};
298
               bins DMA_CMD
299
               bins DMA STATUS
                                  = {'h110};
300
               ignore_bins RSVD2 = {['h114:$]}; // to maximum value
301
302
           WDATA: coverpoint apb if.pwdata {
303
               bins ZERO
                                   = {'h0};
304
                                   = { 'h1};
               bins ONE
305
               bins OTHERS
                                   = {['h2: $]}; // to maximum value
306
307
           WDATA2: coverpoint apb_if.pwdata[1:0] {
                                  = {'h0};
308
               bins MOD4 ZERO
               bins MOD4 ONE
                                   = { 'h1};
               bins MOD4_TWO
                                   = {'h2};
310
311
               bins MOD4 THREE
                                   = { 'h3};
312
313
           SFR_RW: cross ADDR, DIR {
314
               bins DMA_VER_RD = binsof(ADDR.DMA_VER) && binsof(DIR.READ);
315
               ignore_bins DMA VER WR = binsof(ADDR.DMA VER) && binsof(DIR.WRITE);
316
               bins DMA SRC_RD = binsof(ADDR.DMA_SRC) && binsof(DIR.READ);
317
               bins DMA_SRC_WR = binsof(ADDR.DMA_SRC) && binsof(DIR.WRITE);
318
               bins DMA DST RD = binsof(ADDR.DMA DST) && binsof(DIR.READ);
319
               bins DMA DST WR = binsof(ADDR.DMA DST) && binsof(DIR.WRITE);
320
               bins DMA_LEN_RD = binsof(ADDR.DMA_LEN) && binsof(DIR.READ);
321
               bins DMA_LEN_WR = binsof(ADDR.DMA_LEN) && binsof(DIR.WRITE);
               ignore bins DMA CMD RD = binsof(ADDR.DMA CMD) && binsof(DIR.READ);
323
               bins DMA_CMD_WR = binsof(ADDR.DMA_CMD) && binsof(DIR.WRITE);
324
               bins DMA STATUS RD = binsof(ADDR.DMA STATUS) && binsof(DIR.READ);
325
               ignore_bins DMA_STATUS_WR = binsof(ADDR.DMA_STATUS) && binsof(DIR.WRITE);
326
327
       endgroup
                                                                           295.1
                                                                                        95%
```



#### Covergroup

- SystemVerilog user-defined type
- Usually contains
  - When to sample
  - What to sample
    - A set of cover points
    - Cross coverage between cover points
  - Other options



```
DMAC_TOP_TB.sv (~/ECE4278_class/lab5/DMAC/SIM/TB) - GVIM@taurus
 File Edit Tools Syntax Buffers Window Help
        covergroup apb cov;
               N: coverpoint apb_if.pwrite
289
                bins READ
                bins WRITE
291
292
            ADDR: coverpoint apb_if.paddr
293
                bins DMA VER
                                     = \{'h0\}
294
295 1
296
297
298
                ignore_bins RSVD1
                                    = {['h4: 'hFC]};
                bins DMA SRC
                                     = {'h100};
                bins DMA DST
                                     = \{'h104\}
                bins DMA LEN
                                     = { 'h108};
                bins DMA CMD
                                     = { 'h10c };
                bins DMA STATUS
                                     = { 'h110};
                                    = {['h114:$]}; // to maximum value
                 ignore_bins RSVD2
            WDATA: coverpoint apb_if.pwdata {
                bins ZERO
                                     = { 'h0};
                                     = { 'h1};
                bins ONE
305
                                     = {['h2: $]}; // to maximum value
307
            WDATA2: coverpoint apb_if.pwdata[1:0] {
308
                bins MOD4_ZERO
                bins MOD4 ONE
                                     = { 'h1};
310
                bins MOD4 TWO
                                     = { 'h2};
311
                bins MOD4 THREE
312
            SFR RW: cross ADDR, DIR {
314
                bins DMA_VER_RD = binsof(ADDR.DMA_VER) && binsof(DIR.READ)
315
                ignore_bins DMA_VER_WR = binsof(ADDR.DMA_VER) && binsof(DIR.WRITE);
                bins DMA SRC RD = binsof(ADDR.DMA SRC) && binsof(DIR.READ);
317
                bins DMA SRC WR = binsof(ADDR.DMA SRC) && binsof(DIR.WRITE);
318
                bins DMA_DST_RD = binsof(ADDR.DMA_DST) && binsof(DIR.READ);
319
                bins DMA DST WR = binsof(ADDR.DMA DST) && binsof(DIR.WRITE);
320
                bins DMA LEN RD = binsof(ADDR.DMA LEN) && binsof(DIR.READ);
321
                bins DMA_LEN_WR = binsof(ADDR.DMA_LEN) && binsof(DIR.WRITE);
                ignore_bins DMA_CMD_RD = binsof(ADDR.DMA_CMD) && binsof(DIR.READ);
322
323
                bins DMA CMD WR = binsof(ADDR.DMA CMD) && binsof(DIR.WRITE);
324
                bins DMA_STATUS_RD = binsof(ADDR.DMA_STATUS) && binsof(DIR.READ)
                ignore_bins DMA_STATUS_WR = binsof(ADDR.DMA_STATUS) && binsof(DIR.WRITE);
        endgroup
                                                                               295,1
```



OR

#### When to Sample



```
// Functional coverage
covergroup apb_cov @(posedge clk); // sample at posedge
    // more here
endgroup
apb_cov apb_cov_inst = new();
// Functional coverage
covergroup apb_cov;
   // more here
endgroup
apb_cov apb_cov_inst = new();
always @(posedge clk) // specify when to sample
   if (rst n & app if psel & app if.penable)
       apb cov inst.sample();
```



#### What to Sample: Coverpoint

SAL

- Specify which variable to be sampled
  - Can have a label (with ':')
  - Can have bins



```
MAC_TOP_TB.sv (~/ECE4278_class/lab5/DMAC/SIM/TB) - GVIM@taurus
 File Edit Tools Syntax Buffers Window Help
         // Functional coverage
288
             DIR: coverpoint apb_if.pwrite
289
                 bins READ
290
291
                 bins WRITE
291
292
293
294
295 1
296
297
             ADDR: coverpoint apb_if.paddr
                 bins DMA VER
                                      = \{'h0\}
                 ignore_bins RSVD1
                                    = {['h4: 'hFC]};
                 bins DMA SRC
                                     = { 'h 100};
                 bins DMA DST
                                      = \{'h104\}
                 bins DMA LEN
                                     = { 'h108};
                 bins DMA_CMD
                                     = { 'h10c };
299
                                     = { 'h110};
                 bins DMA STATUS
300
                 ignore_bins RSVD2
                                    = {['h114:$]}; // to maximum value
301
302
            WDATA: coverpoint apb_if.pwdata {
303
                 bins ZERO
                                     = { 'h0};
304
                                      = { 'h1};
                 bins ONE
305
                                     = {['h2: $]}; // to maximum value
306
307
             WDATA2: coverpoint apb_if.pwdata[1:0] {
308
                 bins MOD4_ZERO
309
                 bins MOD4 ONE
                                      = { 'h1};
310
                 bins MOD4 TWO
                                     = { 'h2};
311
                 bins MOD4 THREE
312
313
314
                 bins DMA_VER_RD = binsof(ADDR.DMA_VER) && binsof(DIR.READ)
                 ignore_bins DMA_VER_WR = binsof(ADDR.DMA_VER) && binsof(DIR.WRITE);
315
316
                 bins DMA SRC RD = binsof(ADDR.DMA SRC) && binsof(DIR.READ):
317
                 bins DMA SRC WR = binsof(ADDR.DMA SRC) && binsof(DIR.WRITE);
318
                 bins DMA_DST_RD = binsof(ADDR.DMA_DST) && binsof(DIR.READ);
319
                 bins DMA DST WR = binsof(ADDR.DMA DST) && binsof(DIR.WRITE);
320
                 bins DMA LEN RD = binsof(ADDR.DMA LEN) && binsof(DIR.READ);
321
                 bins DMA LEN_WR = binsof(ADDR.DMA LEN) && binsof(DIR.WRITE);
322
                 ignore_bins DMA_CMD_RD = binsof(ADDR.DMA_CMD) && binsof(DIR.READ);
323
                 bins DMA CMD WR = binsof(ADDR.DMA CMD) && binsof(DIR.WRITE);
324
                 bins DMA_STATUS_RD = binsof(ADDR.DMA_STATUS) && binsof(DIR.READ);
325
                 ignore_bins DMA STATUS WR = binsof(ADDR.DMA STATUS) && binsof(DIR.WRITE);
327
        endgroup
                                                                               295,1
```



#### What to Sample: Cross Coverage

- Derived item from coverpoints
  - Check whether a combination of the cover points are hit
  - Can have bins

```
File Edit Tools Syntax Buffers Window Help
        // Functional coverage
        covergroup apb cov;
            DIR: coverpoint apb_if.pwrite
                bins READ
                bins WRITE
291
292
            ADDR: coverpoint apb_if.paddr
                bins DMA VER
                                     = \{'h0\}
                ignore_bins RSVD1 = {['h4:'hFC]};
295
                bins DMA SRC
                                    = { 'h 100};
                bins DMA DST
                                    = \{'h104\}
                bins DMA LEN
                                    = { 'h108};
                bins DMA_CMD
                                    = { 'h10c };
299
                bins DMA STATUS
                                    = { 'h110};
                ignore_bins RSVD2 = {['h114:$]}; // to maximum value
301
302
            WDATA: coverpoint apb_if.pwdata {
                bins ZERO
                                    = { 'h0};
304
                                     = { 'h1};
                bins ONE
305
                hins OTHERS
                                    = {['h2: $]}; // to maximum value
306
307
            WDATA2: coverpoint apb_if.pwdata[1:0] {
308
                bins MOD4_ZERO
                bins MOD4 ONE
                                     = { 'h1};
                bins MOD4 TWO
                                    = { 'h2};
311
                bins MOD4_THREE
                                    = { 'h3};
312
313
            SFR RW: cross ADDR, DIR {
314
                bins DMA_VER_RD = binsof(ADDR.DMA_VER) && binsof(DIR.READ)
315
                ignore_bins DMA_VER_WR = binsof(ADDR.DMA_VER) && binsof(DIR.WRITE);
316
                bins DMA SRC RD = binsof(ADDR.DMA SRC) && binsof(DIR.READ):
317
                bins DMA SRC WR = binsof(ADDR.DMA SRC) && binsof(DIR.WRITE);
318
                bins DMA_DST_RD = binsof(ADDR.DMA_DST) && binsof(DIR.READ);
319
                bins DMA DST WR = binsof(ADDR.DMA DST) && binsof(DIR.WRITE);
320
                bins DMA LEN RD = binsof(ADDR.DMA LEN) && binsof(DIR.READ);
321
                bins DMA LEN_WR = binsof(ADDR.DMA LEN) && binsof(DIR.WRITE);
322
                ignore_bins DMA_CMD_RD = binsof(ADDR.DMA_CMD) && binsof(DIR.READ);
323
                bins DMA CMD WR = binsof(ADDR.DMA CMD) && binsof(DIR.WRITE);
324
                bins DMA_STATUS_RD = binsof(ADDR.DMA_STATUS) && binsof(DIR.READ);
325
                ignore_bins DMA STATUS WR = binsof(ADDR.DMA STATUS) && binsof(DIR.WRITE)
326
327
                                                                             295,1
```



### Functional Coverage in Verdi







#### Assignment: AWLEN Functional Coverage



- Goal:
  - Check whether our simulations cover all AWLEN values
    - AWLEN=0 → burst 1, AWLEN=1 → burst 2, ..., AWLEN=15 → burst 16
- How
  - Add coverage items to SIM/TB/DMAC\_TOP\_TB.sv
  - Steps
  - 1. Create a coverage group
  - 2. Create a coverpoint for AWLEN (label: AWLEN\_CP)
  - 3. Create 16 bins (one for each AWLEN) for the coverpoint
    - Bins name : AWLEN=0 → LEN01, AWLEN=1 → LEN02, ..., AWLEN=15 → LEN16
  - 4. Instantiate the coverage group (covergroup name: aw\_cov)
  - 5. Make the coverage group to be sampled at AW handshake
    - i.e., rst & AWVALID & AWREADY



# Expected Output







#### Submission



- Upload DMAC\_TOP\_TB.sv on icampus
  - Do not change the file name
  - It is okay to have -1, -2, ... at the end of the file name

• Due: Sun. 4/13, 23:59